Gabriel Dimas 20 May 2022 Section C

#### **Description**

The purpose of this lab was to investigate further how state machines function with user input. This lab implemented a state machine to sense the direction of a crossing turkey. Whether it crosses left to right or right to left. The sensor created only measures full crosses, not anywhere the turkey entered and exited the same sensor. The signed counter would count up when the turkey crosses right to left and would count down when the turkey crosses left to right. The counter also counts the seconds it takes for the turkey to cross

#### **Design**

### • Top Module Main

- o Input: btnL, btnR, btnC
- o Output: [6:0] seg, dp, [3:0]an
- o <u>Implementation</u>: For the top module, connect the counters, the state machine, and the edge detectors together. The inputs for the top module should be used as the inputs for some of the other modules as well. This is where all the modules are connected together to ensure the entire machine is working.

#### • StateMachine

- o input: Left, Right, clk
- Output: Add, Subtract
- <u>Implementation:</u> This uses flip-flops to keep track of the user's state. This module also remembers the initial button pressed to ensure that the turkey crossed both beams completely and to prevent a run back from one given side. This memory uses a flip flop to keep track of the initial state. The state machine also keeps track of where the turkey is. If it starts on the left or right side. Depending on the turkey, the output would exclusively be Add or Subtract. Here is a snippet of the state machine:

```
assign Next_IDLE = (IDLE & !left & !right) | (LEFT_BREAK & !left & !right) |

(RIGHT_BREAK & !left & !right) | (ALL_BREAK & !left & !right);

FDRE #(.INIT(1'b1)) idle (.C(clk), .R(1'b0), .CE(1'b1), .D(Next_IDLE), .Q(IDLE));

assign Next_LEFT_BREAK = (LEFT_BREAK & left & !right) | (IDLE & left & !right) |

(RIGHT_BREAK & left & !right) | (ALL_BREAK & left & !right);

FDRE #(.INIT(1'b0)) left_break (.C(clk), .R(1'b0), .CE(1'b1), .D(Next_LEFT_BREAK), .Q(LEFT_BREAK));

assign Next_RIGHT_BREAK = (LEFT_BREAK & !left & right) | (IDLE & !left & right) |

(RIGHT_BREAK & !left & right) | (ALL_BREAK & !left & right);

FDRE #(.INIT(1'b0)) right_break (.C(clk), .R(1'b0), .CE(1'b1), .D(Next_RIGHT_BREAK), .Q(RIGHT_BREAK));

assign Next_ALL_BREAK = (LEFT_BREAK & left & right) | (IDLE & left & right) |

(RIGHT_BREAK & left & right) | (ALL_BREAK & left & right);

FDRE #(.INIT(1'b0)) all break (.C(clk), .R(1'b0), .CE(1'b1), .D(Next_ALL_BREAK), .Q(ALL_BREAK));
```

Figure X

### • Turkey Counter

- o Input: Add, Subtract, clk
- o Output: Negative, [7:0] Turkeys
- O Implementation: This module keeps track of the turkey. This design is very simple yet very smart. There are two 4-bit counters that count up in the absolute value. When the turkey positively crosses, the counter increments in the positive direction. If the turkey negatively crosses, the counter decrements in the negative direction. When the counter is signed negatively, the counter's subtraction is an increment in the absolute value. The same goes for when the counter adds: it decrements in the absolute value towards zero. Zero is the point at which the sign is either on or off depending on the input. Here is a snippet of the

Turkey Counter:

Figure X

### • Time Counter

- o Input: clk, CE, Qsec, Reset
- Output: Signal
- o <u>Implementation</u>: When the CE is HIGH, this module begins a positive count. This uses the Qsec signal and counters to increment the counter in order. When the counter reaches 'F', the counter holds the 'F' value. This is done by setting the enable portion of the counter connected to the UTC wire of the counter.

# • Edge\_Detector

- o <u>Input:</u> clk, btn
- Output: out
- Implementation: See <u>Design:</u> <u>Edge Detector</u> Lab 4: Multiplexers, Full Adders, and Seven Segment Displays

### Ring\_Counter

- o <u>Inputs</u>: digsel, clk
- Outputs: [3:0]out
- Implementation: See <u>Design:</u> Ring\_Counter Lab 4: Multiplexers, Full Adders, and Seven Segment Displays

#### Selector

- o <u>Inputs</u>: [3:0]in
- Outputs: [3:0]out
- o <u>Implementation</u>: See <u>Design:</u> <u>Selector</u> <u>Lab 4</u>: <u>Multiplexers</u>, <u>Full Adders</u>, and <u>Seven Segment Displays</u>

0

# • hex7seg

<u>Inputs</u>: [3:0]in<u>Outputs</u>: [6:0]out

 Implementation: See <u>Design:</u> hex7Seg Lab 4: Multiplexers, Full Adders, and Seven Segment Displays

### **Testing & Simulation**

Testing the design was not much of a difficult task. To ensure it worked, make sure that the timer works as intended and that the state machine is working correctly as well. For the State Machine, it was able to work flawlessly. This is the brain of the entire project, and without it, the lab would not have been able to function. Ensure that no more than one state at a time is being used and that all the outputs have signals attached to them. There was a corner case that needed to be considered: how would the game react if the turkey went forward then back and left the beams? The counter should not count, so there was an added flip flop that keeps track of the initial beam that was broken. For example, if the right beam was broken first, the flip flop combined with an Edge Detector would change to '1' (or '0' if the left was broken first). With some logic, implement the outputs to go high respectively when the turkey unbreaks the first beam. This was a difficult case that was finally able to be resolved. Another problem that needed to be considered as the ability to press both buttons simultaneously and instantaneously. This corner case may be tricky, but with the Basys3 Board, it is highly unlikely to occur. This is because of the very fast clock cycle and the delay of the pushbuttons, a normal human would never be able to press them as quickly as the clock cycle. For this reason, it was safe to assume that there was no need to implement such a case.

#### **Results**

- IDLE: In this state, the machine is idling in the same state until input is given. The sensors are unbroken and nothing is being touched. This state is reached either in a loop or whenever the most recent press is depressed
- LEFT\_BREAK: In this state, only the left button is pressed. When only the left button is pressed, this state runs, and the left LED goes HIGH and the timer starts to count (or continues if the left button is pressed first). One can only reach this state from the IDLE state or from the ALL BREAK state.
- RIGHT\_BREAK: In this state, only the right button is pressed. When only the right button is pressed, this state runs, and the right LED goes HIGH and the timer starts to count (or continues if the left button is pressed first). One can only reach this state from the IDLE state or from the ALL\_BREAK state.
- ALL\_BREAK: One can reach this state by pressing both buttons. As long as both buttons are pressed, this state runs. The buttons do not need to be pressed simultaneously, they only need to be down at the same time. One can only go into this state from the RIGHT\_BREAK or LEFT\_BREAK states.

The IDLE state was the only state that was used from the previous lab, but other than that, none of them were actually used again. The inputs and outputs were changed and the logic was changed to accommodate this new lab. The end of the **State\_Machine** module assigns the outputs to the wires to give out the SUBTRACT and ADD signals.

#### **Conclusion**

In the end, the lab turned out to be quite a successful one. Although fairly easy, there are many applications that can occur in the real world. For one, this is important because some technologies rely on the sensor input to prevent catastrophes from happening. For example, this is very prominent in garage door openers because if something blocks the sensor, this prevents the door from shutting on them to prevent serious injuries. This is also very important with sports. Many sports (prominently running sports) use this technology to gauge when a runner completely crosses the finish line or to see if there was a tie between the two to find an absolute winner. In this lab, this application was no different. There were no hard difficulties, besides learning the best way to remember which side the turkey started. Although this was easily resolved. The component that was optimized was the turkey counter. The TAs instructed us to use 2's complement method, but it was much easier to add a bit to the front and call that a sign. When the sign was HIGH, the number was negative, else the number was positive. The deciding factor was when the number was at a state '0' and the down button was pressed. If the up button was pressed at '0', the number would increment positively.

# **Appendix**



Lab 6 Code: 2013, 5/10/2022 3:41 PM

Below are the Lab 6 Schematics, Verilog Code, and results.

```
module StateMachine(
    input Left,
   input Right,
   input clk,
   output RunGame,
   output Add,
   output Subtract
   );
   wire left, right, INIT PRESS;
   wire IDLE, LEFT BREAK, RIGHT BREAK, ALL BREAK;
   wire Next IDLE, Next_LEFT_BREAK, Next_RIGHT_BREAK,
Next ALL BREAK, out;
   FDRE \#(.INIT(1'b0)) sync1 (.C(clk), .R(1'b0),
.CE(1'b1), .D(Left), .Q(left));
   FDRE \# (.INIT(1'b0)) sync2 (.C(clk), .R(1'b0),
.CE(1'b1), .D(Right), .Q(right));
   Edge Detector btn press (.clk(clk), .btn(!IDLE),
.out(out));
   FDRE #(.INIT(1'b0)) init btn (.C(clk), .R(1'b0),
.CE(out), .D(Right), .Q(INIT PRESS)); //1 if INIT
right, 0 if left
   wire IDLE, LEFT BREAK, RIGHT BREAK, ALL BREAK;
   wire Next IDLE, Next_LEFT_BREAK, Next_RIGHT_BREAK,
Next ALL BREAK;
   assign Next IDLE = (IDLE & !left & !right) |
(LEFT BREAK & !left & !right) |
                        (RIGHT BREAK & !left & !right) |
```

```
(ALL BREAK & !left & !right);
   FDRE #(.INIT(1'b1)) idle (.C(clk), .R(1'b0),
.CE(1'b1), .D(Next IDLE), .Q(IDLE));
   assign Next LEFT BREAK = (LEFT BREAK & left &
!right) | (IDLE & left & !right) |
                              (RIGHT BREAK & left &
!right) | (ALL BREAK & left & !right);
   FDRE \#(.INIT(1'b0)) left break (.C(clk), .R(1'b0),
.CE(1'b1), .D(Next LEFT BREAK), .Q(LEFT BREAK));
   assign Next RIGHT BREAK = (LEFT BREAK & !left &
right) | (IDLE & !left & right) |
                               (RIGHT BREAK & !left &
right) | (ALL BREAK & !left & right);
   FDRE #(.INIT(1'b0)) right break (.C(clk), .R(1'b0),
.CE(1'b1), .D(Next RIGHT BREAK), .Q(RIGHT BREAK));
   assign Next ALL BREAK = (LEFT BREAK & left & right)
| (IDLE & left & right) |
                             (RIGHT BREAK & left &
right) | (ALL BREAK & left & right);
   FDRE \#(.INIT(1'b0)) all break (.C(clk), .R(1'b0),
.CE(1'b1), .D(Next ALL BREAK), .Q(ALL BREAK));
   assign RunGame = !IDLE;
   assign Add = LEFT BREAK & !left & !right &
INIT PRESS;
   assign Subtract = RIGHT BREAK & !left & !right &
!INIT PRESS;
endmodule
```

```
//status: COMPLETE, EDITED FOR LAB 6
module hex7seg(//hex7seg(n [3:0]. seg
[7:0])
    input [3:0] n,
    input Negative,
    output [6:0] seg //seg[0] = a,
seg[1] = b...etc
    );
    //m8 1(in [7:0], [2:0] sel, [7:0]
out)
    wire [6:0]out;
    wire [7:0] inputs0, inputs1,
inputs2, inputs3, inputs4, inputs5,
inputs6;
    wire [2:0] selectors;
    assign selectors[0] = n[0],
selectors[1] = n[1], selectors[2] =
n[2];
    wire W; assign W = n[3];
    assign inputs0[0] = 1, inputs0[1]
```

```
= 1, inputs0[2] = !W, inputs0[3] = W,
inputs0[4] = 1, inputs0[5] = !W,
inputs0[6] = W, inputs0[7] = 0;
//my: B, vid: A
   m8 1 mux0 (.in(inputs0),
.sel(selectors), .out(out[1]));
   assign inputs1[0] = 1, inputs1[1]
= W, inputs1[2] = 1, inputs1[3] = 1,
inputs1[4] = 1, inputs1[5] = 1,
inputs1[6] = W, inputs1[7] = 0;
//my C, vid: B
   m8 1 mux1 (.in(inputs1),
.sel(selectors), .out(out[2]));
    assign inputs2[0] = !W,
inputs2[1] = 1, inputs2[2] = W,
inputs2[3] = !W, inputs2[4] = 1,
inputs2[5] = W, inputs2[6] = 1,
inputs2[7] = !W; //my D, Vid: C
   m8 1 mux2 (.in(inputs2),
```

```
.sel(selectors), .out(out[3]));
    assign inputs3[0] = !W,
inputs3[1] = !W, inputs3[2] = 0,
inputs3[3] = !W, inputs3[4] = !W,
inputs3[5] = 1, inputs3[6] = 1,
inputs3[7] = 1; //my E, vid: D
   m8 1 mux3 (.in(inputs3),
.sel(selectors), .out(out[4]));
    assign inputs4[0] = !W,
inputs4[1] = 0, inputs4[2] = 1,
inputs4[3] = !W, inputs4[4] = 1,
inputs4[5] = 1, inputs4[6] = !W,
inputs4[7] = 1; //my F, vid: E
   m8 1 mux4 (.in(inputs4),
.sel(selectors), .out(out[5]));
    assign inputs5[0] = !W,
inputs5[1] = 1, inputs5[2] = W,
inputs5[3] = 1, inputs5[4] = 1,
```

```
inputs5[5] = !W, inputs5[6] = !W,
inputs5[7] = 1; //my A, vid: F
   m8 1 mux5 (.in(inputs5),
.sel(selectors), .out(out[0]));
 assign inputs6[0] = 0, inputs6[1]
= 1, inputs6[2] = 1, inputs6[3] = !W,
inputs6[4] = 1, inputs6[5] = 1,
inputs6[6] = W, inputs6[7] = 1;
//my G, vid: G
   m8 1 mux6 (.in(inputs6),
.sel(selectors), .out(out[6]));
  assign seg[0] = (out[0] |
Negative), seg[1] = (out[1] |
Negative), seg[2] = (out[2] |
Negative), seg[3] = (out[3] |
Negative),
                    seg[4] = (out[4]
| Negative), seg[5] = (out[5] |
Negative), seg[6] = (out[6] &
```

```
!Negative);
endmodule
```

```
//status: COMPLETE
module Selector(
  input [3:0] sel,
  input [15:0] N,
 output [3:0] H
  );
 assign H = (sel[3] \& !sel[2] \&
!sel[1] & !sel[0]) ? N[15:12]:
//3
             (!sel[3] & sel[2] &
!sel[1] & !sel[0]) ? N[11:8] :
//2
             (!sel[3] & !sel[2] &
sel[1] & !sel[0]) ? N[7:4] :
//1
             (!sel[3] & !sel[2] &
!sel[1] & sel[0]) ? N[3:0] : 0;
//0
 assign NegDisp = (!sel[3] \& sel[2]
& !sel[1] & !sel[0]);
```

```
//status: OPERATIONAL
module RingCounter(
    input digsel,
    input clk,
    output [3:0]Q,
    output second
    );
    //wire start;
    FDRE #(.INIT(1'b1)) ff1 (.C(clk),
.R(1'b0), .CE(digsel), .D(Q[0]),
.Q(Q[3]);
    FDRE #(.INIT(1'b0)) ff2 (.C(clk),
.R(1'b0), .CE(digsel), .D(Q[3]),
.Q(Q[2]);
    FDRE #(.INIT(1'b0)) ff3 (.C(clk),
.R(1'b0), .CE(digsel), .D(Q[2]),
.Q(Q[1]);
    FDRE #(.INIT(1'b0)) ff4 (.C(clk),
.R(1'b0), .CE(digsel), .D(Q[1]),
.Q(Q[0]);
    assign second = Q[0];
```

```
//status: SEEMING TO WORK
module Edge Detector(
    input clk, input btn,
    output out
   wire feed, temp;
   FDRE #(.INIT(1'b0)) flip flop1
(.C(clk), .R(1'b0), .CE(1'b1),
.D(btn), .Q(feed));
   assign temp = (btn & !feed);
//src1
   FDRE #(.INIT(1'b0)) flip flop2
(.C(clk), .R(1'b0), .CE(1'b1),
.D(temp), .Q(out));
endmodule
```

```
//status: OPERATIONAL
module TimeCounter(
    input clk,
    input CE,
    input Qsec,
    input Reset,
    output Signal
    );
    wire [3:0]Q;
    wire utc;
    wire active = CE & Qsec;
    countUD4L counter1 (.Up(active),
.Dw(1'b0), .LD(Reset | Signal),
.Q(4'b0),
                         .UTC (utc),
.clk(clk), .Qout(Q[3:0]);
    assign Signal = Q[1];
```

```
//status: COMPLETE
module TurkeyCounter(
   input Add,
    input Subtract,
   input clk,
   output Negative,
   output [7:0] Turkeys
);
   wire utc, utc2, dtc, dtc2, zero, MAX;
   wire [11:0] out;
   wire increment, decrement, negative;
   assign increment = (Add & !negative & !MAX) |
(Subtract & (negative | zero) & !MAX);
   assign decrement = (Add & negative)
(Subtract & !negative & !zero);
   assign MAX = out[0] & out[1] & out[2] & out[3] &
out[7] & out[6];
   countUD4L counter (.Up(increment),
.Dw(decrement), .LD(1'b0), .Q(4'b0),
                        .clk(clk), .UTC(utc),
.DTC(dtc), .Qout(out[3:0]));
   countUD4L counter2 (.Up(increment&utc),
.Dw(decrement&dtc), .LD(1'b0), .Q(4'b0),
                        .clk(clk), .DTC(dtc2),
.Qout(out[7:4]));
   assign zero = dtc&dtc2;
   FDRE \#(.INIT(1'b0)) neg (.C(clk), .R(1'b0),
.CE(zero), .D(Subtract), .Q(negative)); //adds a
negative sign
   assign Negative = negative;
```

```
assign Turkeys[4] = 1'b0;
assign Turkeys[3:0] = out[3:0];
assign Turkeys[7:5] = out[7:5];
```

endmodule

```
module Top Module Main(
    input btnU,
   input btnL,
   input btnR,
   input clkin,
   output dp,
   output [6:0] seq,
   output [3:0] an,
   output [15:0] led
   );
   wire qsec, digsel, clk;
   wire [15:0] bit16out;
   lab6 clks slowit (.clkin(clkin), .greset(btnU),
.clk(clk), .digsel(digsel), .qsec(qsec));
   //StateMachine
   wire run game, add, subtract;
    StateMachine statemachine (.Left(btnL),
.Right(btnR), .clk(clk), .RunGame(run game), .Add(add),
.Subtract(subtract));
   //TimeCounter
   wire second, start, utc, tick;
   wire [3:0] sec;
   Edge Detector ed gamestart (.clk(clk), .btn(btnL |
btnR), .out(start));
   TimeCounter timecount (.clk(clk), .CE(btnL | btnR),
.Qsec(qsec), .Reset(start), .Signal(second));
   Edge Detector ed tick (.clk(clk), .btn(second),
.out(tick));
   countUD4L cnt1 (.Up(tick&!utc), .LD(1'b0),
```

```
.Dw(1'b0), .Q(4'b0), .clk(clk), .UTC(utc),
.Reset(start), .Qout(sec[3:0]));
   assign bit16out[15:12] = sec;
   //TurkeyCounter
   wire negative;
   TurkeyCounter turkeycounter (.Add(add),
.Subtract(subtract), .clk(clk), .Negative(negative),
.Turkeys (bit16out [7:0]));
   //logic for LED
   assign led[8:0] = 9'b000000000;
   assign led[14:10] = 5'b00000;
   assign led[9] = !btnR;
   assign led[15] = !btnL;
   //import
   assign bit16out[11:8] = 4'b0000;
   wire [3:0]Qring; wire negdisp;
   RingCounter ring cntr (.digsel(digsel), .clk(clk),
.Q(Qring));
   assign an[0] = !Qring[0];
   assign an [1] = !Qring[1];
   assign an[2] = !(Qring[2] & negative);
   assign an [3] = !(Qring[3] \& run game);
   assign dp = 1;
   wire [3:0]sel;
   Selector select(.sel(Qring), .N(bit16out),
.H(sel));
   hex7seg segment disp (.n(sel), .seg(seg),
```

.Negative(Qring[2])); //Negative is the display we're on

endmodule







